心烦意乱
单事件翻转
节点(物理)
电压
平面的
触发器
费用分摊
对偶(语法数字)
存储单元
电气工程
物理
材料科学
光电子学
计算机科学
静态随机存取存储器
工程类
晶体管
CMOS芯片
机械工程
艺术
计算机图形学(图像)
文学类
量子力学
作者
H. Zhang,H. Jiang,T. Assis,Dennis R. Ball,Indranil Chatterjee,Balaji Narasimham,Patrick Nsengiyumva,L. W. Massengill,B. L. Bhuva
标识
DOI:10.1109/radecs.2016.8093171
摘要
Single-event upset (SEU) responses of advanced dual- and triple-well planar technologies show significant differences in SEU cross-section for memory cells. The presence of the third well alters the charge-collection mechanism as well as increases the probability of charge sharing, affecting the SEU responses of memory cells. However, at the 16-nm FinFET technology node, heavy-ion experiments show insignificant differences in SEU cross-section between dual- and triple-well flip-flop (FF) designs operated at nominal supply voltage. When the supply voltage is reduced, SEU responses of dual-well and triple-well designs show differences for particles with low LET values, but not for particles with high LET values. 3D TCAD simulations show insignificant differences in contributing single-event transient (SET) pulse width for dual- and triple-well technologies at nominal supply voltage. For low LET particles at reduced supply voltage, the resultant SET pulse width for the triple-well design is smaller compared to that for the dual-well design, leading to a decrease in triple-well SEU cross-section.
科研通智能强力驱动
Strongly Powered by AbleSci AI