静态随机存取存储器
NMOS逻辑
单事件翻转
绝缘体上的硅
CMOS芯片
心烦意乱
物理
光电子学
MOSFET
电气工程
材料科学
电压
晶体管
硅
工程类
机械工程
作者
Yuchong Wang,Fanyu Liu,Bo Li,Binhong Li,Yang Huang,Can Yang,Junjun Zhang,Guoqing Wang,Jun Luo,Zhengsheng Han,Konstantin O. Petrosyants
出处
期刊:IEEE Transactions on Nuclear Science
[Institute of Electrical and Electronics Engineers]
日期:2021-07-05
卷期号:68 (8): 1660-1667
被引量:11
标识
DOI:10.1109/tns.2021.3094669
摘要
The dependence of temperature and back-gate bias on single-event upset (SEU) sensitivity is investigated based on a 0.2- $\mu \text{m}$ double silicon-on-insulator (DSOI) technology. At room temperature, an obvious decrease in SEU cross section with the negative back-gate bias is experimentally observed for a DSOI static random access memory (SRAM). The physical mechanism of single-event effect (SEE) is explained through technology computer-aided design (TCAD) simulations. TCAD simulations were also performed to explain the impact of back-gate bias on charge collection and full width at half maximum (FWHM) of the pulsewidth at various temperatures. Both charge collection and FWHM of the pulsewidth increase significantly with temperature rising from 240 to 400 K. It is demonstrated that the SEU threshold linear energy transfer (LET) for a DSOI 6T SRAM cell decreases with an increase in temperature. Compared with a fully depleted SOI (FDSOI) technology, the unique independent back-gate bias scheme for a DSOI SRAM cell exhibits higher tolerance to SEU. At 400 K, it is found that the SEU threshold LET (LETth) for a DSOI 6T SRAM cell increases by 12.5% with back-gate bias of nMOS reduced from 0 to −15 V.
科研通智能强力驱动
Strongly Powered by AbleSci AI