An L-/S-Band SPDT Switch With 30-dBm OP1 dB and 33-dB Isolation in CMOS SOI
符号
CMOS芯片
数学
电气工程
计算机科学
拓扑(电路)
组合数学
工程类
算术
作者
Xin Wang,Genyin Ma,Fanyi Meng,Shilin Shi,Keping Wang,Kaixue Ma,Kiat Seng Yeo
标识
DOI:10.1109/lmwt.2023.3313168
摘要
This letter presents a 0.5–4.5-GHz ( $L$ -/ $S$ -band) watt-level single-pole double-throw (SPDT) switch in 0.13- $\mu \text{m}$ CMOS SOI technology from the GlobalFoundries (GF). This letter investigates the feasible methods to improve the power handling capacity of the FET switches circuits and analyzes the adopted structure of stacked FETs with independent biasing technique in detail. The proposed switch features 30.1-dBm OP1 dB at 3.5 GHz, better than 1.22-dB insertion loss (IL), and 33-dB isolation over the entire bandwidth, which meets the requirements of high-power handling of the fifth-generation communication system. The active chip area of the designed SPDT is compact with a size of only 0.78 $\times $ 0.38 mm2.