无杂散动态范围
电容
放大器
逐次逼近ADC
运算放大器
CMOS芯片
管道(软件)
电子工程
电气工程
物理
材料科学
计算机科学
工程类
电容器
电压
电极
量子力学
程序设计语言
作者
Seungheun Song,Taewook Kang,Seungjong Lee,Michael P. Flynn
标识
DOI:10.23919/vlsitechnologyandcir57934.2023.10185377
摘要
A 150-MS/s fully dynamic SAR-assisted pipeline ADC employs a dynamic, bias-free, floating ring amplifier. A Miller negative capacitance scheme overcomes the limited gain of the residue amplifier. Miller negative capacitance requires no extra circuitry and only needs a small capacitance. The measured SNDR and SFDR of the 28-nm CMOS prototype ADC with a 1 V supply are 67.9 dB and 84.3 dB, respectively. The ADC consumes 1.72 mW resulting in a Walden and a Schreier SNDR FoM of 5.7 fJ/conversion-step and 173 dB, respectively.
科研通智能强力驱动
Strongly Powered by AbleSci AI