CMOS芯片
泄漏(经济)
晶体管
电子线路
电气工程
栅氧化层
材料科学
电子工程
阈下传导
消散
排水诱导屏障降低
阈值电压
量子隧道
逻辑门
光电子学
电压
工程类
物理
宏观经济学
经济
热力学
作者
Kaushik Roy,Subhas Chandra Mukhopadhyay,Hamid Mahmoodi
出处
期刊:Proceedings of the IEEE
[Institute of Electrical and Electronics Engineers]
日期:2003-02-01
卷期号:91 (2): 305-327
被引量:2239
标识
DOI:10.1109/jproc.2002.808156
摘要
High leakage current in deep-submicrometer regimes is becoming a significant contributor to power dissipation of CMOS circuits as threshold voltage, channel length, and gate oxide thickness are reduced. Consequently, the identification and modeling of different leakage components is very important for estimation and reduction of leakage power, especially for low-power applications. This paper reviews various transistor intrinsic leakage mechanisms, including weak inversion, drain-induced barrier lowering, gate-induced drain leakage, and gate oxide tunneling. Channel engineering techniques including retrograde well and halo doping are explained as means to manage short-channel effects for continuous scaling of CMOS devices. Finally, the paper explores different circuit techniques to reduce the leakage power consumption.
科研通智能强力驱动
Strongly Powered by AbleSci AI