乘数(经济学)
功率消耗
有限冲激响应
布斯乘法算法
模拟乘法器
数字信号处理
数字滤波器
数学
电子工程
计算机科学
功率(物理)
算法
带宽(计算)
电信
工程类
加法器
CMOS芯片
物理
模拟信号
经济
宏观经济学
量子力学
作者
Farzad Farshchi,Muhammad Saeed Abrishami,Sied Mehdi Fakhraie
出处
期刊:Cornell University - arXiv
日期:2020-03-15
被引量:1
摘要
In this paper a low power multiplier is proposed. The proposed multiplier utilizes Broken-Array Multiplier approximation method on the conventional modified Booth multiplier. This method reduces the total power consumption of multiplier up to 58% at the cost of a small decrease in output accuracy. The proposed multiplier is compared with other approximate multipliers in terms of power consumption and accuracy. Furthermore, to have a better evaluation of the proposed multiplier efficiency, it has been used in designing a 30-tap low-pass FIR filter and the power consumption and accuracy are compared with that of a filter with conventional booth multipliers. The simulation results show a 17.1% power reduction at the cost of only 0.4dB decrease in the output SNR.
科研通智能强力驱动
Strongly Powered by AbleSci AI