电介质
材料科学
光电子学
工程物理
电子工程
复合材料
工程类
作者
Mishra Dileep Kumar,Vasarla Nagendra Sekhar,Chong Ser Choong,B.S.S. Chandra Rao,King-Jien Chui,Vempati Srinivasa Rao
标识
DOI:10.1109/eptc59621.2023.10457606
摘要
High-bandwidth memory (HBM) market is witnessing huge demand for high performance computing. Vertical/3D stacking of memory chips using hybrid bonding is a widely explored technology for HBMs. For chip stacking, hybrid bond pads need to be fabricated on both sides of the wafer. The backside fabrication of the wafer is done using temporary bonding-debonding (TBDB) process and thus requires post-TBDB dielectric materials deposition temperature to be kept < 200 °C to meet the thermal budget of the temporary bonded glue material. In this paper, two dielectric materials were evaluated on the wafer backside, i.e., low temperature tetraethyl orthosilicate (TEOS) and Silicon carbon nitride (SiCN), both deposited below 200 °C. The fabrication of hybrid bond pads was done using standard Cu damascene fabrication flow. The surface roughness of the dielectric and Cu pad dishing after the chemical mechanical planarization (CMP) process are critical factors for obtaining a good bonding interface. Atomic force microscopy (AFM) analysis was done to measure the roughness and dishing profile. Chip to wafer hybrid bonding evaluation was performed and four chip stacking was demonstrated using SiCN dielectric. Electrical test, and cross-sectional scanning electron microscopy (XSEM) analysis were performed to monitor the bond quality.
科研通智能强力驱动
Strongly Powered by AbleSci AI