编码器
计算机科学
CPU乘法器
示意图
模型SIM
时钟选通
计算机硬件
时钟偏移
电子工程
时钟信号
现场可编程门阵列
抖动
工程类
VHDL语言
电信
操作系统
作者
Kanika Sahni,Kiran Rawat,Sujata Pandey,Jiledar Rawat,Sudhanshu Tripathi
标识
DOI:10.1109/ic4.2015.7375637
摘要
In this paper we have implemented the 8×10 encoder and 10×8 decoder with 3-bit down ripple counter. Ripple counter is one of the techniques for reducing the clock skew problem due to which the power consumption of the circuit can be reduced. This technique is used with encoder and decoder circuit in this paper for reducing the power consumption of the encoder and decoder. The connection between the encoder/decoder and ripple counter circuit is illustrated by RTL schematic shown in Figs. 9 and 11. In this paper, the technology schematic of encoder and decoder with ripple counter is shown in Figs. 10 and 12. At 20 MHz frequency, the clock power of encoder circuit is reduced by 11.11% and the on-chip power of encoder circuit is reduced by 2.70%. For the same frequency the clock power and on-chip power of decoder circuit is reduced by 8.33% and 0% respectively. At 200 MHz frequency, the clock power of encoder circuit is reduced by 10.17% and the on-chip power id reduced by 22.15%. For the same frequency the clock power and on-chip power of decoder circuit is reduced by 7.44% and 4.31% respectively. The 8×10 encoder, 10×8 decoder circuits and 3-bit down ripple counter circuit are design using verilog HDL and are simulated in ModelSim 10.3c. For the RTL schematic, Technology schematic and power report of the implemented circuit we have used Xilinx ISE suite 13.4. The encoder and decoder with ripple counter is verified using FPGA of Kintex 7 family.
科研通智能强力驱动
Strongly Powered by AbleSci AI