晶体管
材料科学
光电子学
二硫化钼
薄膜晶体管
制作
薄脆饼
石墨烯
化学气相沉积
数码产品
纳米技术
图层(电子)
电气工程
电压
工程类
病理
医学
冶金
替代医学
作者
Fan Wu,He Tian,Yang Shen,Zhan Hou,Jie Ren,Guangyang Gou,Yabin Sun,Yi Yang,Tian‐Ling Ren
出处
期刊:Nature
[Springer Nature]
日期:2022-03-09
卷期号:603 (7900): 259-264
被引量:366
标识
DOI:10.1038/s41586-021-04323-3
摘要
Ultra-scaled transistors are of interest in the development of next-generation electronic devices1-3. Although atomically thin molybdenum disulfide (MoS2) transistors have been reported4, the fabrication of devices with gate lengths below 1 nm has been challenging5. Here we demonstrate side-wall MoS2 transistors with an atomically thin channel and a physical gate length of sub-1 nm using the edge of a graphene layer as the gate electrode. The approach uses large-area graphene and MoS2 films grown by chemical vapour deposition for the fabrication of side-wall transistors on a 2-inch wafer. These devices have On/Off ratios up to 1.02 × 105 and subthreshold swing values down to 117 mV dec-1. Simulation results indicate that the MoS2 side-wall effective channel length approaches 0.34 nm in the On state and 4.54 nm in the Off state. This work can promote Moore's law of the scaling down of transistors for next-generation electronics.
科研通智能强力驱动
Strongly Powered by AbleSci AI