串行解串
游标尺
多路复用器
收发机
CMOS芯片
电子工程
锁相环
计算机科学
抖动
计算机硬件
工程类
多路复用
物理
天文
作者
Jri Lee,Ping-Chuan Chiang,Pen-Jui Peng,Li‐Yang Chen,Chih-Chi Weng
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2015-06-04
卷期号:50 (9): 2061-2073
被引量:126
标识
DOI:10.1109/jssc.2015.2433269
摘要
This paper presents two ultra-high-speed SerDes dedicated for PAM4 and NRZ data. The PAM4 TX incorporates an output driver with 3-tap FFE and adjustable weighting to deliver clean outputs at 4 levels, and the PAM4 RX employs a purely linear full-rate CDR and CTLE/1-tap DFE combination to recover and demultiplex the data. NRZ TX includes a tree-structure MUX with built-in PLL and phase aligner. NRZ RX adopts linear PD with special vernier technique to handle the 56 Gb/s input data. All chips have been verified in silicon with reasonable performance, providing prospective design examples for next-generation 400 GbE.
科研通智能强力驱动
Strongly Powered by AbleSci AI