比较器
CMOS芯片
不对称
比较器应用
磁滞
信号(编程语言)
差速器(机械装置)
节奏
物理
电压
偏压
差分放大器
电子工程
控制理论(社会学)
电气工程
计算机科学
光电子学
工程类
声学
放大器
控制(管理)
量子力学
人工智能
热力学
程序设计语言
作者
R. lonescu,O. Mita,F. Vladoianu,Gheorghe Brezeanu
标识
DOI:10.1109/smicnd.2007.4519784
摘要
A non inverting differential asymmetrical CMOS comparator with intrinsic hysteresis and adjustable asymmetry is presented in this paper. A widely tunable hysteresis window was obtained. The threshold voltage of the comparator is adjustable up to +150 mV of the input differential signal in 16 steps. The input differential signal is 400 mVpp with a frequency of 1 MHz. The bias current is 50 uA and the supply voltage is 3.3 V. The design was made in basic gpdk Cadence integrated circuits front to back 0.18 um CMOS technology. The response time was minimized and also the difference between the phases of the outputs was minimized. This comparator can be used, with good performance, in signal conditioning chains.
科研通智能强力驱动
Strongly Powered by AbleSci AI