收发机
CMOS芯片
发射机
背板
均衡器
电子工程
锁相环
频道(广播)
计算机科学
电气工程
反馈回路
拓扑(电路)
抖动
工程类
电信
计算机硬件
计算机安全
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2010-04-01
卷期号:45 (4): 909-920
被引量:93
标识
DOI:10.1109/jssc.2010.2040117
摘要
A 21-Gb/s backplane transceiver has been presented. The transmitter incorporates half-rate topology with purely digital blocks to substantially reduce power consumption. The receiver employs analog and decision-feedback equalizers in a full-rate structure to avoid complicated structure. The one-tap decision-feedback equalizer merges the summer and the slicer into the flipflop, shortening the feedback path and speeding up the operation considerably. Fabricated in 65-nm CMOS, the transceiver (excluding clock generating PLL and CDR circuits) delivers 21-Gb/s data (2 31 - 1 PRBS) over 40-cm FR4 channel while consuming 87 mW from a 1.2-V supply.
科研通智能强力驱动
Strongly Powered by AbleSci AI