可重构性
材料科学
神经形态工程学
晶体管
CMOS芯片
光电子学
非易失性存储器
逻辑门
计算机科学
半导体
电压
纳米技术
电子工程
电气工程
人工神经网络
工程类
电信
机器学习
作者
Dongxin Tan,Zheng‐Dong Luo,Qiyu Yang,Fei Xiao,Xuetao Gan,Dawei Zhang,Zhufei Chu,Fei Xue,Junpeng Zhang,Yinshui Xia,Yan Liu,Yue Hao,Genquan Han
标识
DOI:10.1002/adfm.202417887
摘要
Abstract The co‐integration of logic, memory, synapse, and other essential functionalities into one single element with run‐time reconfigurability is explored as a promising approach for an efficient and flexible in‐memory computing platform. However, despite ample research focused on such reconfigurable semiconductor technology, it remains challenging to achieve a CMOS‐compatible device concept that is with simplified device structure, versatile functionalities, and efficient operation schemes. Here, a new type of run‐time electrically reconfigurable device is demonstrated based on dielectric‐engineered 2D semiconductor transistors. With an engineered semiconductor/charge‐trap layer/dielectric film heterostructure, the 2D charge‐trap transistor (CTT) resembles a simplified metal‐oxide‐semiconductor field‐effect transistor (MOSFET) structure. Both multilevel permanent charge trapping and transient voltage‐modulating capabilities can be realized in the 2D CTTs, giving rise to various switchable device function modes including non‐volatile memory, threshold voltage‐variable logic switch, and artificial synapse. Leveraging the monolithic integration of multiple 2D CTTs and time‐sequential reconfigurable operation strategy, high‐performance logic inverter and non‐volatile ternary content‐addressable memory (TCAM) with compact architecture can be created. The performance of the 2D CTTs in synapse mode is evaluated with the simulation of the convolutional neural network, showing great potential for future neuromorphic computing hardware.
科研通智能强力驱动
Strongly Powered by AbleSci AI