N. Loubet,Terence B. Hook,P. Montanini,Chun Wing Yeung,S. Kanakasabapathy,M. Guillom,T. Yamashita,J. Zhang,Xiren Miao,J. Wang,Anthony Young,R. Chao,Mingu Kang,Zhe Liu,S. Fan,Bassem Hamieh,Stuart Sieg,Yann Mignot,Wenyu Xu,Soon‐Cheon Seo
出处
期刊:Symposium on VLSI Technology日期:2017-06-01被引量:668
标识
DOI:10.23919/vlsit.2017.7998183
摘要
In this paper, for the first time we demonstrate that horizontally stacked gate-all-around (GAA) Nanosheet structure is a good candidate for the replacement of FinFET at the 5nm technology node and beyond. It offers increased W eff per active footprint and better performance compared to FinFET, and with a less complex patterning strategy, leveraging EUV lithography. Good electrostatics are reported at L g =12nm and aggressive 44/48nm CPP (Contacted Poly Pitch) ground rules. We demonstrate work function metal (WFM) replacement and multiple threshold voltages, compatible with aggressive sheet to sheet spacing for wide stacked sheets. Stiction of sheets in long-channel devices is eliminated. Dielectric isolation is shown on standard bulk substrate for sub-sheet leakage control. Wrap-around contact (WAC) is evaluated for extrinsic resistance reduction.