薄脆饼
晶圆级封装
微电子
模具准备
材料科学
倒装芯片
晶片测试
电子工程
晶片切割
小型化
晶圆回磨
电子包装
空隙(复合材料)
可靠性(半导体)
互连
芯片级封装
光电子学
计算机科学
工程类
复合材料
纳米技术
胶粘剂
电信
物理
量子力学
功率(物理)
图层(电子)
作者
Vidya Jayaram,Vipul Mehta,Yiqun Bai,John C Decker
标识
DOI:10.1109/ectc51906.2022.00241
摘要
Recent developments in microelectronics packaging have been driven by high performance and miniaturization needs. Wafer-level fanout packaging along with other advanced 2.5D/3D architectures has gained momentum to enable tighter pitch scaling and increased interconnect densities. One primary challenge with the wafer-level assembly is wafer warpage due to high CTE-mismatch between the Si and wafer-level underfill. While there have been studies to address wafer warpage, the consolidated impact of these solutions to voiding and reliability has not been well understood. This paper explores different material and process parameters that can modulate warpage and voiding for wafer-level packaging. Stacked die to wafer test vehicle was used for data collection. C-mode Scanning Acoustic Microscopy (CSAM) was used to characterize voiding performance. Different materials were evaluated along with their interaction with process and equipment to provide a comprehensive working window to achieve a void-free process along with relatively low wafer warpage.
科研通智能强力驱动
Strongly Powered by AbleSci AI