三元运算
电容
逆变器
晶体管
电气工程
逻辑门
材料科学
算法
拓扑(电路)
物理
电子工程
光电子学
计算机科学
工程类
量子力学
电压
电极
程序设计语言
作者
Weixing Huang,Huilong Zhu,Yongkui Zhang,Zhenhua Wu,Qiang Huo,Zhongrui Xiao,Kunpeng Jia
标识
DOI:10.1109/ted.2021.3081523
摘要
A multivalued logic (MVL) device can achieve greater data density with a smaller footprint than a traditional binary logic device. In this study, a ternary logic inverter based on negative capacitance FETs (NCFETs) without additional footprints has been realized. By enhancing the amplification in surface potential owing to the utilization of the negative capacitance, the third intermediate state can be successfully obtained at V DD /2 in the conventional binary CMOS inverter. The third intermediate state arises due to no-saturation effect of drain current, and the noise margin of the third intermediate state (NM M ) can be optimized by changing ferroelectric thickness or annealing temperature of ferroelectric material. The influence of remnant polarization ( P r ) and coercive electric ( E C ) variation on the ternary logic inverter was investigated based on experimental data. Moreover, a ternary logic 8T SRAM with transmission gate logic (TGL) was proposed, and the results show that the proposed 8T SRAM cell exhibits nondestructive read and reliable write operations for all three states.
科研通智能强力驱动
Strongly Powered by AbleSci AI