作者
C. Auth,A. Aliyarukunju,M. Asoro,D. Bergstrom,Vinay Bhagwat,Jacquelyn Birdsall,Nabhendra Bisnik,Markus J. Buehler,V. Chikarmane,G. Ding,Q. Fu,Hector Gomez,Woo-Jin Han,Dennis G. Hanken,M. Haran,M. Hattendorf,R. Heussner,Hidenori Hiramatsu,Byron Ho,S. Jaloviar,Ik Kyeong Jin,Saurabh Joshi,Steven D. Kirby,Satyanarayana Kosaraju,H. Kothari,G. Leatherman,K. Lee,J. Leib,Advait Madhavan,K. Marla,H.‐G. Meyer,T. Mule,C. Parker,Srinivasan Parthasarathy,C. Pelto,Leonard C. Pipes,I. Post,M. B. Prince,Anisur Rahman,Saravanan Rajamani,Aloke Saha,Joana D. Santos,Monika Sharma,Vikrant Sharma,Jung H. Shin,Pankaj Sinha,Patrick M. Smith,M. Sprinkle,A. St. Amour,Chad Staus,Rahul Suri,D. J. Towner,Awnish Kumar Tripathi,Ahmet Tura,C. M. Ward,A. Yeoh
摘要
A 10nm logic technology using 3rd-generation FinFET transistors with Self-Aligned Quad Patterning (SAQP) for critical patterning layers, and cobalt local interconnects at three local interconnect layers is described. For high density, a novel self-aligned contact over active gate process and elimination of the dummy gate at cell boundaries are introduced. The transistors feature rectangular fins with 7nm fin width and 46nm fin height, 5 th generation high-k metal gate, and 7 th -generation strained silicon. Four or six workfunction metal stacks are used to enable undoped fins for low Vt, standard Vt and optional high Vt devices. Interconnects feature 12 metal layers with ultra-low-k dielectrics throughout the interconnect stack. The highest drive currents with the highest cell densities are reported for a 10nm technology.