带隙基准
电源抑制比
电流镜
CMOS芯片
电压基准
补偿(心理学)
材料科学
电气工程
电压
晶体管
LED电路
电子工程
光电子学
工程类
开关电源
短路
跌落电压
精神分析
心理学
作者
A.N.A. Rashid,Sofiyah Sal Hamid,Nuha A. Rhaffor,Asrulnizam Abd Manaf
标识
DOI:10.1109/sennano51750.2021.9642532
摘要
In this paper, an improved self-biased all-MOS current-mode bandgap reference (BGR) with a segmented curvature corrected compensation circuitry is designed to widen the temperature range. The compensation circuit utilized the piecewise curvature compensation technique and additional circuit of current sinking and current mirror sourcing method for a non-linear current subtraction and current generator. The proposed BGR is implemented in 180nm CMOS technology generated voltage reference of 552mV with an applied voltage of 1.8V. The simulation resulted in a low TC of 6.85ppm/°C at a temperature range of -40°C to 145°C and power consumption of 72.91pW. The power supply rejection ratio (PSRR) simulated results in relatively high performance of a -78.25dB at 100Hz and the line sensitivity of 0.04%/V for a voltage range between 1.26V to 3V. The BGR chip layout area designed is 0.0289mm2.
科研通智能强力驱动
Strongly Powered by AbleSci AI