蝴蝶
计算机科学
延迟(音频)
网络拓扑
芯片上的网络
能源消耗
炸薯条
拓扑(电路)
多核处理器
布线(电子设计自动化)
并行计算
计算机网络
嵌入式系统
分布式计算
电信
工程类
电气工程
财务
经济
作者
John Kim,James Balfour,William J. Dally
出处
期刊:IEEE Computer Architecture Letters
[Institute of Electrical and Electronics Engineers]
日期:2007-02-01
卷期号:6 (2): 37-40
被引量:75
摘要
With the trend towards increasing number of cores in a multicore processors, the on-chip network that connects the cores needs to scale efficiently. In this work, we propose the use of high-radix networks in on-chip networks and describe how the flattened butterfly topology can be mapped to on-chip networks. By using high-radix routers to reduce the diameter of the network, the flattened butterfly offers lower latency and energy consumption than conventional on-chip topologies. In addition, by properly using bypass channels in the flattened butterfly network, non-minimal routing can be employed without increasing latency or the energy consumption.
科研通智能强力驱动
Strongly Powered by AbleSci AI