可靠性(半导体)
材料科学
节点(物理)
电容
电介质
图层(电子)
低介电常数
缩放比例
过程(计算)
光电子学
阻挡层
接口(物质)
电子工程
计算机科学
可靠性工程
纳米技术
复合材料
工程类
功率(物理)
化学
数学
物理化学
毛细管数
毛细管作用
结构工程
操作系统
几何学
量子力学
物理
电极
作者
Chun-Min Cheng,Chia Wei Hsu,Wen‐Chin Lin,Hsin‐Fu Huang,Yanchun Liu,Kon‐Ping Lin,Jian-Yang Lin,Chien‐Chung Huang,Jy Wu
标识
DOI:10.1109/irps.2011.5784552
摘要
With scaling down of device geometry and keeping improvement of the chip resistance capacitance (RC) delay, it is necessary to reduce k value. A porous ultra low k-value (ULK) dielectric film is integrated into Cu interconnects of advanced 40 nm. There are several papers discussing about the interface effect between ULK film and barrier on reliability performance [1][2]. This paper will discuss the effect of pre-clean process on reliability performance before barrier and Cu-seed layer deposition that will strong affect the interface properties. Also, the early failure mode of each pre-clean process will be discussed as well to clarify the proposed mechanism.
科研通智能强力驱动
Strongly Powered by AbleSci AI