绝缘体上的硅
薄脆饼
材料科学
制作
晶片键合
硅
压力(语言学)
有限元法
绝缘体(电)
复合材料
基质(水族馆)
热的
电子工程
光电子学
结构工程
工程类
气象学
替代医学
语言学
医学
病理
哲学
地质学
物理
海洋学
作者
Cher Ming Tan,Zhenghao Gan,Xiaofang Gao
标识
DOI:10.1109/tsm.2003.811886
摘要
Silicon wafer bonding technology is becoming one of the key technologies in silicon-on-insulator (SOI) structure fabrication. However, the high-temperature heat treatment during SOI fabrication is inevitable, and the thermal stress thus induced could have an adverse effect on the device fabricated and the bonding interface. In this work, a finite-element analysis software, ANSYS, is used to study the induced mechanical stresses at the interface during the withdrawal of wafers from a high-temperature furnace. It is found that the type of insulators and the geometric dimension of the devices such as the thickness of the work layer, insulator layer, and the substrate thickness are insignificant contributors to the induced thermal stresses. Although it is expected that the furnace temperature and withdrawal velocity are the key factors in determining the mechanical stresses, for the present bonding strength of wafers via wafer bonding technology, the withdrawal velocity must be less than 100 mm/min, and under such a withdrawal velocity, the furnace temperature is also an insignificant factor with regard to the induced stress.
科研通智能强力驱动
Strongly Powered by AbleSci AI