现场可编程门阵列
Stratix公司
计算机科学
管道(软件)
像素
图像质量
带宽(计算)
计算机硬件
嵌入式系统
计算机视觉
计算机图形学(图像)
图像(数学)
电信
程序设计语言
作者
P. Baranov,L. I. Ivanov
标识
DOI:10.1109/eiconrus.2018.8317085
摘要
In our time more and more digital camera developers are beginning to use UHD resolution. This way of design evolution allows us to greatly increase overall quality of captured image. With increasing of total pixel amount, we can implement new features without dramatic resolution loss, like digital zoom or geometric aberration correction. While resolution and quality grows, either does pipeline bandwidth of video processor. In 12G-SDI video stream, pixel clock is 596 MHz, which is defining while choosing FPGA, where our video processor will be implemented in. Intel and Xilinx recommends to use very high-cost FPGA, like: Arria, Stratix, Virtex and Kintex. In this paper, we will present an approach to design a pipeline that will process demosaicing of 4K 60 FPS video stream on low-cost FPGA Intel Cyclone V.
科研通智能强力驱动
Strongly Powered by AbleSci AI